Search everything
Home
Research Intelligence
Expert Finder
Scinapse Trends
Paper Search
Journal Search
Collections
Favorites
History
Submit Feedback
doi.org/10.1109/jssc.2020.2967562
A 0.65-V 12-16-GHz Sub-Sampling PLL With 56.4-fsrms Integrated Jitter and -256.4-dB FoM
Zhao Zhang
16
,
Guang Zhu
10
,
C. Patrick Yue
40
View all 3 authors
IEEE Journal of Solid-State Circuits
5.60
Pages: 1 - 19
Published
: Jan 1, 2020
55
Citations
Source
Cite
Basic Info
Analytics
References
Citations
Paper Fields
Electrical engineering
Physics
Phase-locked loop
CMOS
Voltage-controlled oscillator
Figure of merit
Engineering
Jitter
Sampling (signal processing)
Voltage
Electronic engineering
Process variation
Optoelectronics
Detector
Paper Details
Title
A 0.65-V 12-16-GHz Sub-Sampling PLL With 56.4-fsrms Integrated Jitter and -256.4-dB FoM
DOI
doi.org/10.1109/jssc.2020.2967562
Published Date
Jan 1, 2020
Journal
IEEE Journal of Solid-State Circuits
Pages
1 - 19
Notes
History
View all history