Original paper

A 1.25-GS/s 7-b SAR ADC With 36.4-dB SNDR at 5 GHz Using Switch-Bootstrapping, USPC DAC and Triple-Tail Comparator in 28-nm CMOS

Volume: 53, Issue: 7, Pages: 1889 - 1901
Published: Apr 20, 2018
© 2025 Pluto Labs All rights reserved.